# A Low-Voltage High PSRR and High Precision CMOS Bandgap Reference

Zhou Qianneng\*<sup>1</sup>, Xue Rong<sup>1</sup>, Li Hongjuan<sup>2</sup>, Lin Jinzhao<sup>1</sup>, Li Qi<sup>1</sup>, Pang Yu<sup>1</sup>, Li Guoquan<sup>1</sup> <sup>1</sup>College of Electronic Engineering, Chongqing University of Posts and Telecommunications, Chongqing 400065, China; <sup>2</sup>College of Computer Science and Technology, Chongqing University of Posts and Telecommunications, Chongqing 400065, China \*Corresponding author, e-mail: zhouqn@cqupt.edu.cn

## Abstract

By adopting the technique of pre-regulator, a high PSRR and low temperature coefficient piecewise-linear bandgap reference (BGR) is designed for analog and mixed-signal application in this paper. The piecewise-linear BGR with pre-regulator, which is analyzed and simulated in SMIC 0.18 $\mu$ m CMOS process, has simple circuit architecture. Simulation results show that piecewise-linear BGR with pre-regulator achieves power supply rejection ratio (PSRR) of -102.488dB and -99.73dB, -82.983dB at 10Hz, 100Hz and 1kHz respectively. Piecewise-linear BGR with pre-regulator achieves the temperature coefficient of 2.235 ppm/°C when temperature is in the range from -50°C to 115°C. When power supply voltage V<sub>DD</sub> changing from 1.2V to 10V, output voltage deviation of piecewise-linear BGR with pre-regulator is only 0.2765mV, but output voltage of piecewise-linear BGR without pre-regulator has a deviation of 38.08mV.

*Keywords*: piecewise-linear compensation, pre-regulator, power supply rejection ratio (PSRR), bandgap reference (BGR)

#### Copyright © 2014 Institute of Advanced Engineering and Science. All rights reserved.

# 1. Introduction

Bandgap reference (BGR) is a very important block in most analog and mixed-signal applications, such as digital-to-analog (D/A) and analog-to-digital (A/D) converters [1, 2]. The BGR voltage should be independent of fluctuations of power supply voltage and temperature, and also be implemented without modification of fabrication process. In standard CMOS technology, the basic idea of BGR voltage is a weighted summation of the forward-bias emitter-base voltage V<sub>EB</sub> across parasitic vertical PNP bipolar transistor and the thermal voltage V<sub>t</sub>. Traditional BGR inspired by Widlar [3] and Brokaw [4] is first-order temperature compensated references is limited between 10 and 100ppm/°C over the whole tempearaure range [5], so the first-order temperature compensated BGR cannot meet the requirements of high precision circuits.

To improve temperature perfromance of BGR, many temperaure compensation techniques have been reported [6-9]. These reported BGRs in [7-9] have achieved very good temperature characteristic, but their power supply rejection ratio (PSRR) at 10Hz is less than -80dB. Recently, demands for low-voltage BGR circuits have increased enormously because they are widely used in portable electronic applications. Unfortunately, power supply noise becomes one of the bottlenecks under low power supply voltage, and the power supply noise injected to the output of the BGR circuit is sometimes the most significant noise. So, for mixed-signal and analog integrated circuits under low power supply voltage, in order to reject the power supply noise coupled from the high-speed digital circuit on the chip, it is necessary to choose a BGR structure to achieve high PSRR performance over a broad frequency range. Fortunately, many techniques have been reported to improve PSRR of BGR, such as supply independent current source technique [10], pre-regulator technique [11-14], subtractor technique [15], pseudo floating voltage source technique [16], cascade technique [17], self-cascode current mirror technique [18], low dropout regulator technique [19], and voltage follower technique with PMOS as input transistor [20]. These reported BGR with enhancement PSRR

technique have achieved some improvement PSRR performance, but they generally have a relatively high temperature coefficient. Therefore, BGR architecture with low temperature coefficient and high PSRR performance must still be analyzed and discussed under low power supply voltage.

A high PSRR and low temperature coefficient CMOS BGR with less than 1V output voltage is designed by adopting piecewise-linear temperature compensation and pre-regulator technique in this paper. Employing a piecewise-linear temperature compensation technique, the designed BGR circuit achieves very good temperature characteristic over a wide temperature range. And, the pre-regulator architecture is used to improve PSRR of BGR over a broad frequency range.

This paper is organized as follows. In section 2, analysis of piecewise-linear BGR without pre-regulator will be discussed. Section 3 will discuss the improved piecewise-linear BGR with pre-regulator. Simulation results will be shown in Section 4. Finally, conclusions will be given in Section 5.

#### 2. Analysis of Piecewise-linear BGR without Pre-regulator

Figure 1 shows piecewise-linear BGR without pre-regulator, which consists of MOS transistors  $M_1 \sim M_{11}$ , bipolar transistors  $Q_1 \sim Q_2$ , resistors  $R_1 \sim R_4$  and amplifiers  $A_1 \sim A_2$ . In this paper, all MOS transistors adopt the long channel component so that the channel-length modulation effect is negligibly small. For convenience analysis, it is assumed that  $I_j$  is the drain current of transistor  $M_j$ , here j=1, 2..., 11.



Figure 1. Piecewise-linear BGR without Pre-regulator

As shown in Figure 1, bipolar transistor  $Q_2$  has an emitter area that is m times that of  $Q_1$ . Amplifiers  $A_1$  and  $A_2$  are entirely the same, and their dc gain  $A_d$  has that  $A_d$ >>1. Amplifier  $A_1$  forces voltage  $V_A$  of node A and voltage  $V_B$  of node B be equal, and amplifier  $A_2$  forces voltage  $V_B$  of node B and voltage  $V_C$  of node C be equal, i.e.  $V_A=V_B=V_C=V_{EB1}$ . Here,  $V_{EB1}$  is the emitter–base voltage of bipolar transistor  $Q_1$ . Transistors  $M_1$  and  $M_2$  are entirely the same, so the drain current  $I_{PTAT}$  of  $M_2$  can be obtained as:

$$I_{PTAT} = \frac{kT}{q} \frac{1}{R_1} \ln m \tag{1}$$

Where, k is Boltzmann's constant, q is electronic charge, and T is absolute temperature. Equation (1) shows that  $I_{PTAT}$  is proportional to absolute temperature T. Similarly, the drain current  $I_{CTAT}$  of  $M_3$  can also be obtained as:

A Low-Voltage High PSRR and High Precision CMOS Bandgap Reference (Zhou Qianneng)

$$I_{CTAT} = \frac{V_{EB1}}{R_2} \tag{2}$$

In Equation (2),  $V_{EB1}$  has a negative temperature coefficient, so  $I_{CTAT}$  is a current with negative temperature coefficient.  $M_3$  and  $M_9$  are entirely the same, so drain current  $I_9$  of  $M_9$  is equal to drain current  $I_3$  of  $M_3$ , i.e.  $I_9=I_3=I_{CTAT}$ .  $M_2$  and  $M_6$  are also entirely the same, and it is concluded that  $I_6=I_2=I_{PTAT}$ .  $M_7$  and  $M_8$  form current mirror pair, and the channel width-length ratio of  $M_8$  is  $\alpha$  times that of  $M_7$ . For the drain current  $I_8$  of  $M_8$ , it is concluded that  $I_8=\alpha \times I_{PTAT}$ . By optimizing the parameter  $\alpha$ , it is concluded that  $I_8=\alpha \times I_{PTAT}=I_9=I_{CTAT}$  under the room temperature  $T_r$ . Therefore, the following expression can be obtained as:

$$\begin{aligned} I_8 &= \frac{\alpha}{R_1} \frac{kT}{q} \ln m < I_9 = \frac{V_{EB1}}{R_2}, \quad when \quad T < T_r \\ I_8 &= \frac{\alpha}{R_1} \frac{kT}{q} \ln m = I_9 = \frac{V_{EB1}}{R_2}, \quad when \quad T = T_r \\ I_8 &= \frac{\alpha}{R_1} \frac{kT}{q} \ln m > I_9 = \frac{V_{EB1}}{R_2}, \quad when \quad T > T_r \end{aligned}$$
(3)

According to the circuit shown in Figure 1, drain currents of  $M_8$ ,  $M_9$  and  $M_{10}$  have that  $I_{10}=I_8-I_9$ .  $M_{10}$  and  $M_{11}$  are entirely the same, so the drain current  $I_{NL}$  of  $M_{11}$  can be obtained as:

$$\begin{cases} I_{NL} = 0, & when \quad T \le T_r \\ I_{NL} = \alpha \frac{kT}{q} \frac{1}{R_1} \ln m - \frac{V_{EB1}}{R_3} & when \quad T > T_r \end{cases}$$
(4)

 $M_3$  and  $M_4,\,M_5$  and  $M_2$  are, respectively, entirely the same, so the output voltage  $V_{\text{REF}}$  of BGR can be written as:

$$V_{REF} = (R_3 + R_4)(\frac{kT}{q}\frac{1}{R_1}\ln m + \frac{V_{EB1}}{R_2}) + R_4 I_{NL} = V_{PTAT} + V_{CTAT} + V_{NL}$$
(5)

Where,

$$V_{PTAT} = (R_3 + R_4) \frac{kT}{q} \frac{1}{R_1} \ln m$$
(6)

$$V_{CTAT} = (R_3 + R_4) \frac{V_{EB1}}{R_2}$$
(7)

$$V_{NL} = R_4 I_{NL} \tag{8}$$

According to the above analysis,  $V_{PTAT}$  and  $V_{CTAT}$  are a voltage with positive- and negative- temperature coefficient respectively, and  $V_{NL}$  is a voltage with piecewise temperature characteristic. So, by choosing appropriate values of  $R_1 \sim R_4$  and m, the temperature coefficient of bandgap voltage  $V_{REF}$  will become negligibly small in theory. Figure 2 shows the relation of  $V_{REF}$ ,  $V_{PTAT}$ ,  $V_{CTAT}$  and  $V_{NL}$ . However, the operation supply voltage of piecewise-linear BGR without pre-regulator is power supply voltage  $V_{DD}$ , which cannot achieve high PSRR over a broad frequency range. To improve PSRR of the BGR shown in Figure 1, an improved piecewise-linear BGR is analyzed and designed by adopting a pre-regulator in the next section.



Figure 2. Relation of  $V_{\text{PTAT}},\,V_{\text{CTAT}}$  and  $V_{\text{NL}}$ 

#### 3. Analysis and Design of Improved Piecewise-linear BGR with Pre-regulator

To improve the PSRR performance of BGR shown in Figure 1, a high PSRR piecewise-linear BGR is designed by adopting pre-regulator technique, as shown in Figure 3. The improved BGR with pre-regulator consists of a start-up circuit, pre-regulator and BGR core circuit. The BGR core circuit is similar as that reported in Section 2, but the operating supply voltage of BGR core circuit is the output voltage  $V_{REG}$  of pre-regulator instead of power supply voltage  $V_{DD}$ . There are two possible equilibrium points in the BGR core circuit, so a start-up circuit is necessary.  $M_{s1} \sim M_{s6}$  form the start-up circuit, as shown in Figure 3(c).



Figure 3. Improved BGR (a) BGR core circuit; (b) pre-regulator; (c)start-up circuit

As shown in Figure 3(b), pre-regulator is made up of transistors  $M_{12}$ ~ $M_{19}$  and whose function will provide a regulated supply voltage  $V_{REG}$  which is the operation supply voltage of BGR core circuit.  $V_{REG}$  is adjusted by a negative feedback loop so that the variation of power supply voltage  $V_{DD}$  is rejected at node VREG. Assumed an incremental voltage variation  $v_{reg}$  at node VREG, node 1 and node B will achieve incremental voltage variation  $v_1$  and  $v_b$  respectively. And, node 3 achieves an amplified incremental voltage variation  $v_3$ , which feeds a current into the output of pre-regulator and forces the voltage at node VREG to the right voltage. So, the PSRR of piecewise-linear BGR with pre-regulator will be improved and be quantitatively analyzed as follows.

A Low-Voltage High PSRR and High Precision CMOS Bandgap Reference (Zhou Qianneng)

For convenience, it is assumed that  $g_{mj}$  and  $i_j$  are, respectively, the transconductance and small-signal drain current of  $M_j$ , here j=1, 2, 3..., 19. Assumed that there is an incremental voltage variation  $v_{reg}$  at node VREG, there are incremental voltage variation  $v_a$  and  $v_b$  at node A and node B respectively. Then,  $v_a$  and  $v_b$  can be obtained as:

$$v_a = g_{m1}(v_{reg} - v_1)\mathbf{r}_a \tag{9}$$

$$v_b = g_{m2} (\mathbf{v}_{reg} - \mathbf{v}_1) \mathbf{r}_b \tag{10}$$

Where,  $r_a$  and  $r_b$  are the resistance seen from node A and node B to ground respectively. MOS transistors M<sub>1</sub>, M<sub>2</sub>, M<sub>5</sub>, M<sub>6</sub> and M<sub>12</sub> are entirely the same, so it is concluded that  $g_{m1}=g_{m2}=g_{m5}=g_{m6}=g_{m12}$ . Amplifier A<sub>1</sub> and A<sub>2</sub> are entirely the same, and their dc gain A<sub>d</sub> has that A<sub>d</sub>>>1. According to the circuit shown in Figure 3, the voltage variation v<sub>1</sub> at node 1 has that v<sub>1</sub>=A<sub>d</sub>×(v<sub>b</sub>-v<sub>a</sub>). So, v<sub>1</sub> can be written as:

$$v_1 = \frac{A_d g_{m1} \beta v_{reg}}{1 + A_d g_{m1} \beta}$$
(11)

Where,

$$\beta = r_b - r_a \tag{12}$$

So, the following expression can be obtained as:

$$\begin{cases} i_{mj} = g_{mj} (v_{reg} - v_1) = g_{mj} \frac{1}{1 + A_d g_{m1} \beta} v_{reg} \\ j = 1 \sim 2, 5 \sim 6, 12 \end{cases}$$
(13)

According to Equation (13) and the circuit shown in Figure 3, the drain current variation  $i_{15}$  of  $M_{15}$  can be obtained as:

$$i_{m15} = g_{m15} (1 - \frac{g_{m2} r_b}{1 + A_d g_{m1} \beta}) v_{reg}$$
(14)

 $M_{13}$  and  $M_{14}$  are entirely the same, so it is concluded that  $i_{14}=i_{13}=i_{12}$ . So, the drain current variation  $i_{16}$  of  $M_{16}$  can be obtained as:

$$i_{m16} = g_{m16} r_3 g_{m15} \left(1 - \frac{g_{m2} r_b}{1 + A_d g_{m1} \beta}\right) v_{reg} - g_{m16} r_3 g_{m12} \frac{1}{1 + A_d g_{m1} \beta} v_{reg}$$
(15)

Where,  $r_3$  is the resistance of node 3.  $v_4$  has also that  $v_4=A_d \times (v_c-v_b)$ , and  $v_c=g_{m3} \times (v_{reg}-v_4)$ . So, the voltage variation  $v_4$  at node 4 can be obtained as:

$$v_{4} = \frac{A_{d}g_{m4}R_{2}v_{reg}}{(1 + A_{d}g_{m4}R_{2})} - \frac{A_{d}g_{m1}r_{b}}{(1 + A_{d}g_{m4}R_{2})}v_{reg}$$
(16)

 $M_3$ ,  $M_4$  and  $M_9$  are entirely the same, so it is concluded that  $g_{m3}=g_{m4}=g_{m9}$ . Then, the following expression can be obtained as:

$$\begin{cases} i_{mj} = g_{mj} \frac{1 + A_d g_{m1} \beta + A_d g_{m1} r_b}{(1 + A_d g_{m1} \beta)(1 + A_d g_{m4} R_2)} v_{reg} \\ j = 3, 4, 9 \end{cases}$$
(17)

Transistors  $M_{10}$  and  $M_{11}$  are entirely the same, and the aspect ratio of  $M_8$  is  $\alpha$  times that of  $M_7$ . So, it is concluded that  $i_{10}=i_{11}=i_8-i_9=\alpha \times i_6-i_9$ . Transistors  $M_{13}$  and  $M_{19}$  are entirely the same, and it is concluded that  $g_{m19}=g_{m13}$ .

According to the Kirchhoff current law (KCL) at node VREG, the following equation can be obtained as:

$$\frac{v_{dd} - v_{reg}}{r_{o17}} + i_{12} \frac{g_{m19}}{g_{m13}} \frac{g_{m17}}{g_{m18}} = i_1 + i_2 + i_5 + i_6 + i_3 + i_4 + i_9 + i_{10} + i_{11} + i_{12} + i_{15} + i_{16}$$
(18)

Where,  $v_{dd}$  is the incremental voltage variation of power supply voltage  $V_{DD}$ ,  $r_{o17}$  is the sourcedrain resistance of  $M_{17}$ . It is assumed that  $A_d\beta >> r_b$ ,  $A_dg_{m15}\beta >> 1$  and  $A_dg_{m1}\beta >> 1$ . According to Equation (9)~Equation (18), the following expression can be obtained as:

$$\frac{v_{reg}}{v_{dd}} \approx \frac{1}{1 + (g_{m16}r_3g_{m15} + g_{m15})r_{o17} + \frac{\beta + r_b}{\beta A_d R_2}r_{o17}}$$
(19)

In the similar ways, the relation of  $v_{\text{reg}}$  and output voltage variation  $v_{\text{ref}}$  of BGR can be written as:

$$\frac{v_{ref}}{v_{reg}} = R_3 \frac{\beta + r_b}{\beta A_d R_2} + \frac{(1+\alpha)R_4 + R_3}{A_d \beta}$$
(20)

So, PSRR of piecewise-linear BGR with pre-regulator can be expressed as:

$$PSRR_{dB} = 20 \lg \left| \frac{v_{ref}}{v_{dd}} \right| = 20 \lg \left| \frac{v_{ref}}{v_{reg}} \right| + 20 \lg \left| \frac{v_{reg}}{v_{dd}} \right|$$
(21)

According to Equation (19)~Equation (21), it is concluded that piecewise-linear BGR with pre-regulator achieves an improved PSRR by adopting pre-regulator.

### 4. Simulation Results

To verify the architecture of the designed piecewise-linear BGR in this paper, it is designed and simulated by Cadence Spectre tools in SMIC  $0.18\mu m$  CMOS technology with a 1.35-V power supply voltage.

Figure 4 shows the simulated output voltage  $V_{REF}$  of piecewise-linear BGR with- and without- pre-regulator as a function of temperature. Simulation results show that the output voltage temperature coefficient of piecewise-linear BGR without pre-regulator is 3.313 ppm/°C when temperature ranging from -50°C to 115°C. And, the output voltage  $V_{REF}$  temperature coefficient of the improved piecewise-linear BGR with pre-regulator is only 2.235 ppm/°C.

Figure 5 gives the PSRR simulation results of piecewise-linear BGR with- and withoutpre-regulator. Piecewise-linear BGR without pre-regulator achieves PSRR of -75.354dB, -75.308dB, -72.2dB, -55.181dB, -35.23dB at 10Hz, 100Hz, 1kHz, 10kHz and 100kHz respectively, and piecewise-linear BGR with pre-regulator achieves PSRR of -102.488dB, -99.73dB, -82.983dB, -63.036dB and -42.962dB at 10Hz, 100Hz, 1kHz, 10kHz and 100kHz respectively. Simulation results show that the PSRR is increased by about 36% at 10Hz by adopting the technique of pre-regulator.







Figure 5. Simulated PSRR of Piecewise-Linear BGR with- and without- pre-regulator



Figure 6. Simulated Line Regulation of Piecewise-linear BGR with- and without- pre-regulator

Simulated line regulations of piecewise-linear BGR with- and without- pre-regulator is shown in Figure 6. When power supply voltage  $V_{DD}$  changes from 1.2V to 10V, output voltage variation of piecewise-linear BGR without pre-regulator is 38.08mV, but output voltage variation of piecewise-linear BGR with pre-regulator is only 0.2765mV. Simulation results shows that piecewise-linear BGR with pre-regulator achieves well line regulation performance by adopting the technique of pre-regulator.

Finally, performances of piecewise-linear BGR with- and without- pre-regulator are summarized in Table 1. From this table, comparing with the temperature dependencies of the BGRs, which have been reported in [8] and [20], it can be found that they are in commensurate level. But, by adopting the technique of pre-regulator in this paper, the improved piecewise-linear BGR with pre-regulator achieves better PSRR and line regulation performance than that reported in [8] and [20].

|                                  |        | Ref. [8]       | Ref. [20]      | BGR without<br>pre-regulator | BGR with<br>pre-regulator |
|----------------------------------|--------|----------------|----------------|------------------------------|---------------------------|
| Process                          |        | 0.18µm<br>CMOS | 0.09µm<br>CMOS | 0.18µm<br>CMOS               | 0.18µm CMOS               |
| Supply voltage (V)               |        | 1.8            | 2.7            | 1.35                         | 1.35                      |
| Output voltage (mV)              |        | 646.4          | 213.982        | 680.25                       | 681.29                    |
| Temperature coefficient (ppm/°C) |        | 1.7            | 6.071          | 3.313                        | 2.235                     |
| Temperature range (°C)           |        | -40~125        | -20~120        | -50~115                      | -50~115                   |
| PSRR<br>@25℃ (dB)                | 10Hz   | -75            | -82.7          | -75.354                      | -102.488                  |
|                                  | 100Hz  | -              | -              | -75.308                      | -99.73                    |
|                                  | 1kHz   | -              | -              | -72.2                        | -82.983                   |
|                                  | 10kHz  | -              | -              | -55.181                      | -63.036                   |
|                                  | 100kHz | -              | -              | -35.23                       | -42.962                   |

Table 1. Performance Summary of BGR

## 5. Conclusion

A piecewise-linear CMOS BGR with pre-regulator, whose architecture is simple, is designed and analyzed in this paper. By adopting the technique of pre-regulator, piecewise-linear BGR with pre-regulator achieves higher PSRR performance than piecewise-linear BGR with pre-regulator. Simulation results show that piecewise-linear BGR with pre-regulator achieves an output voltage with excellent stability, a low-temperature coefficient, and high PSRR performance. It is well suited for high precision circuits.

## Acknowledgements

Project supported by Natural Science Foundation Project of CQ CSTC (Grant No. cstcjjA40011), Scientific and Technological Research Program of Chongqing Municipal Education Commission (Grant No. KJ120503, KJ120507, and KJ120533), National Science Foundation of China (Grant No. 61102075, and 61301124), Special Project of Internet of Things from Ministry of Industry and Information Technology, 2013 Program for Innovation Team Building at Institutions of Higher Education in Chongqing, and Chongqing Development Plan of Innovative Young Talents (Grant No. cstc2013kjrc-qnrc0126).

# References

- Su SJ, Zhang HL. The Study and Achieving of High-precision Data-acquisition Based on ΔΣADC. TELKOMNIKA Indonesian Journal of Electrical Engineering. 2013; 11(8): 4453-4460.
- [2] Yu F, Yang HJ, Li G. A High Performance Sigma-delta ADC for Audio Decoder Chip. *TELKOMNIKA Indonesian Journal of Electrical Engineering*. 2013; 11(11): 6570-6576.
- [3] Widlar RJ. New developments in IC voltage regulators. *IEEE Journal of Solid-State Circuits*. 1971; SSC-6(1): 2-7.
- [4] Brokaw AP. A Simple Three-terminal IC Bandgap Reference. *IEEE Journal of Solid-State Circuits*. 1974; SSC-9 (6): 388-393.
- [5] Lam YH, Ki WH. CMOS Bandgap References with Self-biased Symmetrically Matched Currentvoltage Mirror and Extension of Sub-1-V Design. *IEEE Transcation on Very Large Scale Integration Systems*. 2010; 18(6): 857-865.
- [6] Ker MD, Chen JS. New Curvature-compensation Technique for CMOS Bandgap Reference with Sub-1-V Operation. *IEEE Transaction on Circuits and Systems-II: Express Briefs*. 2006; 53(8): 667-676.
- [7] Zhou ZK, Shi Y, Huang Z, Zhu PS, Ma YQ, Wang YC, Chen Z, Ming X, Zhang B. A 1.6-V 25-µA 5ppm/°C Curvature-compensated Bandgap Reference. *IEEE Transaction on Circuits and Systems-I: Regular Papers*. 2012; 59(4): 677-684.
- [8] Hunag HY, Wang RJ, Hsu SC. Piecewise Linear Curvature-compensated CMOS Bandgap Reference. Proceedings of the 15th International Conference on Electronics, Circuits and Systems. Malta. 2008; 1: 308-311.
- [9] Song Y, Jia S, Zhao BY. A Precise Curvature Compensated CMOS Bandgap Voltage Reference with Sub 1V Supply. Proceedings of the 8th International Conference on Solid-State and Intergrated Circuit Technology. Shanghai. 2006; 4: 1754-1756.
- [10] Mechrmanesh S, Vahidfar MB, Aslanzadeh HA, Atarodi M. A 1-volt, High PSRR, CMOS Bandgap Voltage Reference. Proceedings of the 2003 International Symposium on Circuits and Systems. Bangkok. 2003; 1: I-381-I-384.

- [11] Hu Y, Saean M. A 900mV 25µW High PSRR CMOS Voltage Reference Dedicated to Implantable Micro-devices. Proceedings of the 2003 International Symposium on Circuits and Systems. Bangkok. 2003; 1: I-373-I-376.
- [12] Xiao D, Li WM, Zhu XF, Fu XD. A Curvature-compensated Bandgap Reference with Improved PSRR. Proceedings of the 6th International Conference on ASIC. Shanghai. 2005; 2: 548-551.
- [13] Ning ZH, He LN, Wang Y, Shao YL. A Novel High PSR Voltage Reference with Secondary Temperature Compensation. Proceedings of the 1st International Conference on Electrical and Control Engineering. Wuhan. 2010; 4: 3200-3203.
- [14] Knang XZ, Tang ZW. A Novel High PSRR Bandgap over a Wide Frequency Range. Proceedings of the 10th International Conference on Solid-State and Intergrated Circuit Technology. Shanghai. 2010: 418-420.
- [15] Yu J, Zhao YF, Wang ZM, Zhang TL. A Curvature-compensated Bandgap Reference with High PSR. Proceedings of the 2008 International Conference Granular Computing. Hangzhou. 2008; 2: 752-755.
- [16] Zhang HY, Chan PK, Tan MT. A High PSR Voltage Reference for DC-to-DC Converter Applications. Proceedings of the 2009 International Symposium on Circuits and Systems. Taipei. 2009; 2: 816-819.
- [17] Dey A, Bhattacharyya TK. A CMOS Bandgap Reference with High PSRR and Improved Temperature Stability for System-on-chip Applications. Proceedings of the 2011 International Conference of Electron Devices and Solid-State Circuits. Tianjin. 2011: 1-2.
- [18] Cao TL, Han Y, Liu XP, Luo H, Zhang H. A 0.9-V high-PSRR Bandgap with Self-cascode Current Mirror. Proceedings of the 2012 International Conference on Circuits and Systems. Malaysia. 2012: 267-271.
- [19] Lei L, Lukas L, Aytac A, Sebstian S, Ralf W, Stefan H. A Low Power Bandgap Voltage Reference Circuit with PSRR Enhancement. Proceedings of the 8th International Conference on Ph.D. Research in Microelectronics and Electronics. Aachen. 2012: 213-216.
- [20] Francisco KP, Hora JA. Very Low Bandgap Voltage Reference with High PSRR Enhancement Stage Implemented in 90nm CMOS Process Technology for LDO Application. Proceedings of the International Conference on Electronics Design, Systems and Applications. Malaysia. 2012: 216-220.